2018-08-28 13:03:11 +00:00
|
|
|
/* Copyright 2017 Jason Williams
|
|
|
|
* Copyright 2018 Jack Humbert
|
|
|
|
* Copyright 2018 Yiancar
|
2021-11-01 23:40:01 +00:00
|
|
|
* Copyright 2021 Doni Crosby
|
2018-08-28 13:03:11 +00:00
|
|
|
*
|
|
|
|
* This program is free software: you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation, either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2019-11-25 20:33:52 +00:00
|
|
|
#include "is31fl3733.h"
|
2019-12-29 18:21:58 +00:00
|
|
|
#include "i2c_master.h"
|
|
|
|
#include "wait.h"
|
2018-08-28 13:03:11 +00:00
|
|
|
|
|
|
|
// This is a 7-bit address, that gets left-shifted and bit 0
|
|
|
|
// set to 0 for write, 1 for read (as per I2C protocol)
|
|
|
|
// The address will vary depending on your wiring:
|
|
|
|
// 00 <-> GND
|
|
|
|
// 01 <-> SCL
|
|
|
|
// 10 <-> SDA
|
|
|
|
// 11 <-> VCC
|
|
|
|
// ADDR1 represents A1:A0 of the 7-bit address.
|
|
|
|
// ADDR2 represents A3:A2 of the 7-bit address.
|
|
|
|
// The result is: 0b101(ADDR2)(ADDR1)
|
|
|
|
#define ISSI_ADDR_DEFAULT 0x50
|
|
|
|
|
|
|
|
#define ISSI_COMMANDREGISTER 0xFD
|
|
|
|
#define ISSI_COMMANDREGISTER_WRITELOCK 0xFE
|
|
|
|
#define ISSI_INTERRUPTMASKREGISTER 0xF0
|
|
|
|
#define ISSI_INTERRUPTSTATUSREGISTER 0xF1
|
|
|
|
|
2022-02-12 18:29:31 +00:00
|
|
|
#define ISSI_PAGE_LEDCONTROL 0x00 // PG0
|
|
|
|
#define ISSI_PAGE_PWM 0x01 // PG1
|
|
|
|
#define ISSI_PAGE_AUTOBREATH 0x02 // PG2
|
|
|
|
#define ISSI_PAGE_FUNCTION 0x03 // PG3
|
2018-08-28 13:03:11 +00:00
|
|
|
|
2022-02-12 18:29:31 +00:00
|
|
|
#define ISSI_REG_CONFIGURATION 0x00 // PG3
|
|
|
|
#define ISSI_REG_GLOBALCURRENT 0x01 // PG3
|
|
|
|
#define ISSI_REG_RESET 0x11 // PG3
|
|
|
|
#define ISSI_REG_SWPULLUP 0x0F // PG3
|
|
|
|
#define ISSI_REG_CSPULLUP 0x10 // PG3
|
2018-08-28 13:03:11 +00:00
|
|
|
|
|
|
|
#ifndef ISSI_TIMEOUT
|
2019-08-30 18:19:03 +00:00
|
|
|
# define ISSI_TIMEOUT 100
|
2018-08-28 13:03:11 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifndef ISSI_PERSISTENCE
|
2019-08-30 18:19:03 +00:00
|
|
|
# define ISSI_PERSISTENCE 0
|
2018-08-28 13:03:11 +00:00
|
|
|
#endif
|
|
|
|
|
2021-10-30 14:13:40 +00:00
|
|
|
#ifndef ISSI_PWM_FREQUENCY
|
2022-02-12 18:29:31 +00:00
|
|
|
# define ISSI_PWM_FREQUENCY 0b000 // PFS - IS31FL3733B only
|
2021-11-02 02:31:43 +00:00
|
|
|
#endif
|
|
|
|
|
2021-11-01 23:40:01 +00:00
|
|
|
#ifndef ISSI_SWPULLUP
|
|
|
|
# define ISSI_SWPULLUP PUR_0R
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifndef ISSI_CSPULLUP
|
|
|
|
# define ISSI_CSPULLUP PUR_0R
|
2021-10-30 14:13:40 +00:00
|
|
|
#endif
|
|
|
|
|
2022-06-23 01:16:39 +00:00
|
|
|
#ifndef ISSI_GLOBALCURRENT
|
|
|
|
# define ISSI_GLOBALCURRENT 0xFF
|
|
|
|
#endif
|
|
|
|
|
2018-08-28 13:03:11 +00:00
|
|
|
// Transfer buffer for TWITransmitData()
|
|
|
|
uint8_t g_twi_transfer_buffer[20];
|
|
|
|
|
|
|
|
// These buffers match the IS31FL3733 PWM registers.
|
|
|
|
// The control buffers match the PG0 LED On/Off registers.
|
|
|
|
// Storing them like this is optimal for I2C transfers to the registers.
|
|
|
|
// We could optimize this and take out the unused registers from these
|
|
|
|
// buffers and the transfers in IS31FL3733_write_pwm_buffer() but it's
|
|
|
|
// probably not worth the extra complexity.
|
|
|
|
uint8_t g_pwm_buffer[DRIVER_COUNT][192];
|
2019-08-30 18:19:03 +00:00
|
|
|
bool g_pwm_buffer_update_required[DRIVER_COUNT] = {false};
|
2018-08-28 13:03:11 +00:00
|
|
|
|
2021-05-22 04:42:39 +00:00
|
|
|
uint8_t g_led_control_registers[DRIVER_COUNT][24] = {0};
|
2019-08-30 18:19:03 +00:00
|
|
|
bool g_led_control_registers_update_required[DRIVER_COUNT] = {false};
|
2018-08-28 13:03:11 +00:00
|
|
|
|
2019-11-25 20:33:52 +00:00
|
|
|
bool IS31FL3733_write_register(uint8_t addr, uint8_t reg, uint8_t data) {
|
|
|
|
// If the transaction fails function returns false.
|
2018-08-28 13:03:11 +00:00
|
|
|
g_twi_transfer_buffer[0] = reg;
|
|
|
|
g_twi_transfer_buffer[1] = data;
|
|
|
|
|
2019-08-30 18:19:03 +00:00
|
|
|
#if ISSI_PERSISTENCE > 0
|
2018-08-28 13:03:11 +00:00
|
|
|
for (uint8_t i = 0; i < ISSI_PERSISTENCE; i++) {
|
2019-11-25 20:33:52 +00:00
|
|
|
if (i2c_transmit(addr << 1, g_twi_transfer_buffer, 2, ISSI_TIMEOUT) != 0) {
|
|
|
|
return false;
|
|
|
|
}
|
2018-08-28 13:03:11 +00:00
|
|
|
}
|
2019-08-30 18:19:03 +00:00
|
|
|
#else
|
2019-11-25 20:33:52 +00:00
|
|
|
if (i2c_transmit(addr << 1, g_twi_transfer_buffer, 2, ISSI_TIMEOUT) != 0) {
|
|
|
|
return false;
|
|
|
|
}
|
2019-08-30 18:19:03 +00:00
|
|
|
#endif
|
2019-11-25 20:33:52 +00:00
|
|
|
return true;
|
2018-08-28 13:03:11 +00:00
|
|
|
}
|
|
|
|
|
2019-11-25 20:33:52 +00:00
|
|
|
bool IS31FL3733_write_pwm_buffer(uint8_t addr, uint8_t *pwm_buffer) {
|
|
|
|
// Assumes PG1 is already selected.
|
|
|
|
// If any of the transactions fails function returns false.
|
|
|
|
// Transmit PWM registers in 12 transfers of 16 bytes.
|
2018-08-28 13:03:11 +00:00
|
|
|
// g_twi_transfer_buffer[] is 20 bytes
|
|
|
|
|
2019-11-25 20:33:52 +00:00
|
|
|
// Iterate over the pwm_buffer contents at 16 byte intervals.
|
2019-08-30 18:19:03 +00:00
|
|
|
for (int i = 0; i < 192; i += 16) {
|
2018-08-28 13:03:11 +00:00
|
|
|
g_twi_transfer_buffer[0] = i;
|
2019-11-25 20:33:52 +00:00
|
|
|
// Copy the data from i to i+15.
|
|
|
|
// Device will auto-increment register for data after the first byte
|
|
|
|
// Thus this sets registers 0x00-0x0F, 0x10-0x1F, etc. in one transfer.
|
2019-08-30 18:19:03 +00:00
|
|
|
for (int j = 0; j < 16; j++) {
|
2018-08-28 13:03:11 +00:00
|
|
|
g_twi_transfer_buffer[1 + j] = pwm_buffer[i + j];
|
|
|
|
}
|
|
|
|
|
2019-08-30 18:19:03 +00:00
|
|
|
#if ISSI_PERSISTENCE > 0
|
|
|
|
for (uint8_t i = 0; i < ISSI_PERSISTENCE; i++) {
|
2019-11-25 20:33:52 +00:00
|
|
|
if (i2c_transmit(addr << 1, g_twi_transfer_buffer, 17, ISSI_TIMEOUT) != 0) {
|
|
|
|
return false;
|
|
|
|
}
|
2019-08-30 18:19:03 +00:00
|
|
|
}
|
|
|
|
#else
|
2019-11-25 20:33:52 +00:00
|
|
|
if (i2c_transmit(addr << 1, g_twi_transfer_buffer, 17, ISSI_TIMEOUT) != 0) {
|
|
|
|
return false;
|
|
|
|
}
|
2019-08-30 18:19:03 +00:00
|
|
|
#endif
|
2018-08-28 13:03:11 +00:00
|
|
|
}
|
2019-11-25 20:33:52 +00:00
|
|
|
return true;
|
2018-08-28 13:03:11 +00:00
|
|
|
}
|
|
|
|
|
2019-08-30 18:19:03 +00:00
|
|
|
void IS31FL3733_init(uint8_t addr, uint8_t sync) {
|
2018-08-28 13:03:11 +00:00
|
|
|
// In order to avoid the LEDs being driven with garbage data
|
|
|
|
// in the LED driver's PWM registers, shutdown is enabled last.
|
|
|
|
// Set up the mode and other settings, clear the PWM registers,
|
|
|
|
// then disable software shutdown.
|
2019-05-16 04:09:36 +00:00
|
|
|
// Sync is passed so set it according to the datasheet.
|
2018-08-28 13:03:11 +00:00
|
|
|
|
|
|
|
// Unlock the command register.
|
2019-08-30 18:19:03 +00:00
|
|
|
IS31FL3733_write_register(addr, ISSI_COMMANDREGISTER_WRITELOCK, 0xC5);
|
2018-08-28 13:03:11 +00:00
|
|
|
|
|
|
|
// Select PG0
|
2019-08-30 18:19:03 +00:00
|
|
|
IS31FL3733_write_register(addr, ISSI_COMMANDREGISTER, ISSI_PAGE_LEDCONTROL);
|
2018-08-28 13:03:11 +00:00
|
|
|
// Turn off all LEDs.
|
2019-08-30 18:19:03 +00:00
|
|
|
for (int i = 0x00; i <= 0x17; i++) {
|
|
|
|
IS31FL3733_write_register(addr, i, 0x00);
|
2018-08-28 13:03:11 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
// Unlock the command register.
|
2019-08-30 18:19:03 +00:00
|
|
|
IS31FL3733_write_register(addr, ISSI_COMMANDREGISTER_WRITELOCK, 0xC5);
|
2018-08-28 13:03:11 +00:00
|
|
|
|
|
|
|
// Select PG1
|
2019-08-30 18:19:03 +00:00
|
|
|
IS31FL3733_write_register(addr, ISSI_COMMANDREGISTER, ISSI_PAGE_PWM);
|
2018-08-28 13:03:11 +00:00
|
|
|
// Set PWM on all LEDs to 0
|
|
|
|
// No need to setup Breath registers to PWM as that is the default.
|
2019-08-30 18:19:03 +00:00
|
|
|
for (int i = 0x00; i <= 0xBF; i++) {
|
|
|
|
IS31FL3733_write_register(addr, i, 0x00);
|
2018-08-28 13:03:11 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
// Unlock the command register.
|
2019-08-30 18:19:03 +00:00
|
|
|
IS31FL3733_write_register(addr, ISSI_COMMANDREGISTER_WRITELOCK, 0xC5);
|
2018-08-28 13:03:11 +00:00
|
|
|
|
|
|
|
// Select PG3
|
2019-08-30 18:19:03 +00:00
|
|
|
IS31FL3733_write_register(addr, ISSI_COMMANDREGISTER, ISSI_PAGE_FUNCTION);
|
2021-11-01 23:40:01 +00:00
|
|
|
// Set de-ghost pull-up resistors (SWx)
|
|
|
|
IS31FL3733_write_register(addr, ISSI_REG_SWPULLUP, ISSI_SWPULLUP);
|
|
|
|
// Set de-ghost pull-down resistors (CSx)
|
|
|
|
IS31FL3733_write_register(addr, ISSI_REG_CSPULLUP, ISSI_CSPULLUP);
|
2018-08-28 13:03:11 +00:00
|
|
|
// Set global current to maximum.
|
2022-06-23 01:16:39 +00:00
|
|
|
IS31FL3733_write_register(addr, ISSI_REG_GLOBALCURRENT, ISSI_GLOBALCURRENT);
|
2018-08-28 13:03:11 +00:00
|
|
|
// Disable software shutdown.
|
2021-10-30 14:13:40 +00:00
|
|
|
IS31FL3733_write_register(addr, ISSI_REG_CONFIGURATION, ((sync & 0b11) << 6) | ((ISSI_PWM_FREQUENCY & 0b111) << 3) | 0x01);
|
2018-08-28 13:03:11 +00:00
|
|
|
|
2019-12-29 18:21:58 +00:00
|
|
|
// Wait 10ms to ensure the device has woken up.
|
2018-08-28 13:03:11 +00:00
|
|
|
wait_ms(10);
|
|
|
|
}
|
|
|
|
|
2019-08-30 18:19:03 +00:00
|
|
|
void IS31FL3733_set_color(int index, uint8_t red, uint8_t green, uint8_t blue) {
|
2021-11-24 07:38:49 +00:00
|
|
|
is31_led led;
|
2022-09-23 12:46:23 +00:00
|
|
|
if (index >= 0 && index < RGB_MATRIX_LED_COUNT) {
|
2021-11-24 07:38:49 +00:00
|
|
|
memcpy_P(&led, (&g_is31_leds[index]), sizeof(led));
|
2018-08-28 13:03:11 +00:00
|
|
|
|
2019-08-30 18:19:03 +00:00
|
|
|
g_pwm_buffer[led.driver][led.r] = red;
|
|
|
|
g_pwm_buffer[led.driver][led.g] = green;
|
|
|
|
g_pwm_buffer[led.driver][led.b] = blue;
|
2019-05-16 04:09:36 +00:00
|
|
|
g_pwm_buffer_update_required[led.driver] = true;
|
2018-08-28 13:03:11 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-08-30 18:19:03 +00:00
|
|
|
void IS31FL3733_set_color_all(uint8_t red, uint8_t green, uint8_t blue) {
|
2022-09-23 12:46:23 +00:00
|
|
|
for (int i = 0; i < RGB_MATRIX_LED_COUNT; i++) {
|
2019-08-30 18:19:03 +00:00
|
|
|
IS31FL3733_set_color(i, red, green, blue);
|
2018-08-28 13:03:11 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-08-30 18:19:03 +00:00
|
|
|
void IS31FL3733_set_led_control_register(uint8_t index, bool red, bool green, bool blue) {
|
2021-11-24 07:38:49 +00:00
|
|
|
is31_led led;
|
|
|
|
memcpy_P(&led, (&g_is31_leds[index]), sizeof(led));
|
2018-08-28 13:03:11 +00:00
|
|
|
|
2019-08-30 18:19:03 +00:00
|
|
|
uint8_t control_register_r = led.r / 8;
|
|
|
|
uint8_t control_register_g = led.g / 8;
|
|
|
|
uint8_t control_register_b = led.b / 8;
|
|
|
|
uint8_t bit_r = led.r % 8;
|
|
|
|
uint8_t bit_g = led.g % 8;
|
|
|
|
uint8_t bit_b = led.b % 8;
|
2018-08-28 13:03:11 +00:00
|
|
|
|
2019-08-30 18:19:03 +00:00
|
|
|
if (red) {
|
2018-08-28 13:03:11 +00:00
|
|
|
g_led_control_registers[led.driver][control_register_r] |= (1 << bit_r);
|
|
|
|
} else {
|
|
|
|
g_led_control_registers[led.driver][control_register_r] &= ~(1 << bit_r);
|
|
|
|
}
|
2019-08-30 18:19:03 +00:00
|
|
|
if (green) {
|
2018-08-28 13:03:11 +00:00
|
|
|
g_led_control_registers[led.driver][control_register_g] |= (1 << bit_g);
|
|
|
|
} else {
|
|
|
|
g_led_control_registers[led.driver][control_register_g] &= ~(1 << bit_g);
|
|
|
|
}
|
2019-08-30 18:19:03 +00:00
|
|
|
if (blue) {
|
2018-08-28 13:03:11 +00:00
|
|
|
g_led_control_registers[led.driver][control_register_b] |= (1 << bit_b);
|
|
|
|
} else {
|
|
|
|
g_led_control_registers[led.driver][control_register_b] &= ~(1 << bit_b);
|
|
|
|
}
|
|
|
|
|
2019-05-16 04:09:36 +00:00
|
|
|
g_led_control_registers_update_required[led.driver] = true;
|
2018-08-28 13:03:11 +00:00
|
|
|
}
|
|
|
|
|
2019-08-30 18:19:03 +00:00
|
|
|
void IS31FL3733_update_pwm_buffers(uint8_t addr, uint8_t index) {
|
|
|
|
if (g_pwm_buffer_update_required[index]) {
|
2019-11-25 20:33:52 +00:00
|
|
|
// Firstly we need to unlock the command register and select PG1.
|
2019-08-30 18:19:03 +00:00
|
|
|
IS31FL3733_write_register(addr, ISSI_COMMANDREGISTER_WRITELOCK, 0xC5);
|
|
|
|
IS31FL3733_write_register(addr, ISSI_COMMANDREGISTER, ISSI_PAGE_PWM);
|
2018-08-28 13:03:11 +00:00
|
|
|
|
2019-11-25 20:33:52 +00:00
|
|
|
// If any of the transactions fail we risk writing dirty PG0,
|
|
|
|
// refresh page 0 just in case.
|
2020-01-19 16:30:34 +00:00
|
|
|
if (!IS31FL3733_write_pwm_buffer(addr, g_pwm_buffer[index])) {
|
2019-11-25 20:33:52 +00:00
|
|
|
g_led_control_registers_update_required[index] = true;
|
|
|
|
}
|
2018-08-28 13:03:11 +00:00
|
|
|
}
|
2019-05-16 04:09:36 +00:00
|
|
|
g_pwm_buffer_update_required[index] = false;
|
2018-08-28 13:03:11 +00:00
|
|
|
}
|
|
|
|
|
2019-08-30 18:19:03 +00:00
|
|
|
void IS31FL3733_update_led_control_registers(uint8_t addr, uint8_t index) {
|
|
|
|
if (g_led_control_registers_update_required[index]) {
|
2018-08-28 13:03:11 +00:00
|
|
|
// Firstly we need to unlock the command register and select PG0
|
2019-08-30 18:19:03 +00:00
|
|
|
IS31FL3733_write_register(addr, ISSI_COMMANDREGISTER_WRITELOCK, 0xC5);
|
|
|
|
IS31FL3733_write_register(addr, ISSI_COMMANDREGISTER, ISSI_PAGE_LEDCONTROL);
|
|
|
|
for (int i = 0; i < 24; i++) {
|
|
|
|
IS31FL3733_write_register(addr, i, g_led_control_registers[index][i]);
|
2018-08-28 13:03:11 +00:00
|
|
|
}
|
|
|
|
}
|
2019-11-25 20:33:52 +00:00
|
|
|
g_led_control_registers_update_required[index] = false;
|
2018-08-28 13:03:11 +00:00
|
|
|
}
|